Copyright 2014 IEEE. Published in 2014 IEEE SoutheastCon, Lexington, KY, 13 Mar - 16 Mar 2014. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works, must be obtained from the IEEE, 445 Hoes Lane, Piscataway, NJ 08855, USA. Tel.: 908-562-3966. See http://ieeexplore.ieee.org/search/searchresult.jsp?newsearch=true&queryText=Parasitic+Resistance+in+Non-Foster+Circuits+Caused+by+Current+Conveyor+Frequency+Response. # Parasitic Resistance in Non-Foster Circuits Caused by Current Conveyor Frequency Response John M. C. Covington III, Varun S. Kshatri, Thomas P. Weldon, and Ryan S. Adams Department of Electrical and Computer Engineering The University of North Carolina at Charlotte Charlotte, NC, USA tpweldon@uncc.edu Abstract—Current conveyors are useful for creating non-Foster circuit components such as negative capacitors. As with operational amplifiers, it is sometimes desirable to use phase compensation techniques to improve the phase margin and stability in these circuits. However, it is shown for negative capacitor applications that the frequency response in a current conveyor leads to undesired parasitic resistance and reduced quality factor, Q. Analysis of the circuit shows that current conveyor frequency response can cause such degraded performance. In addition, measured data for a CMOS implementation confirm the predicted deleterious effects of current conveyor frequency response on parasitic resistance and quality factor. Keywords—current mode circuits, frequency response. ### I. Introduction Current conveyors are useful in a variety of applications where current is to be conveyed between input and output impedances that are very different. They were first proposed in 1968, and the second-generation designs were proposed in 1970 [1]. In more advanced current conveyor implementations, the addition of frequency compensation networks can improve stability by using techniques similar to those used in operational amplifiers [2]–[4]. In some current conveyor applications, however, the frequency response can also have significant adverse effects on performance of the overall circuit. When current conveyors are used to implement certain non-Foster circuits such as a negative capacitor, the current conveyor frequency response can lead to degraded quality factor, Q [5]–[8]. In the following, it is shown that there is a relationship between the frequency response of the circuit and an accompanying induced parasitic resistance that degrades Q. In Section II, theory is provided relating current conveyor frequency response to Q of a negative capacitor circuit. In Section III, a CMOS implementation of the circuit is given along with simulation results. In Section IV, measured results for a CMOS implementation of a negative capacitor confirm the predicted behavior. # II. CIRCUIT ANALYSIS Fig. 1 shows a simplified diagram of a second-generation current conveyor (CCII). For an ideal CCII+ current conveyor, the following relations should be true: $$i_x = i_z, \tag{1}$$ $$V_x = V_y, (2)$$ and $$i_y = 0. (3)$$ Ideally, $i_z/i_x=1$ and $V_x/V_y=1$ . However, any practical implementation of a current conveyor entails some bandwidth limitation and accompanying frequency response. For a practical current conveyor circuit, (2) will not be constant at all frequencies, and a single-pole frequency-domain model A(s) model would be: $$V_x = A(s)V_y, (4)$$ with $$A(s) = \frac{1}{1 + j\frac{\omega}{\omega_0}},\tag{5}$$ where $w_0$ is the 3 dB frequency. Typically, A(s) and the 3 dB bandwidth of the current conveyor are adjusted for stability using internal compensation [4]. To observe the effect of current conveyor frequency response in degrading quality factor, consider the circuit in Fig. 2. In this figure, a CCII+ current conveyor is connected in a Negative Impedance Converter (NIC) configuration. For this circuit, the input impedance $Z_{IN}$ is $$Z_{IN} = \frac{V_y}{i_z} \ . \tag{6}$$ Fig. 1: Simplified model of a current conveyor. Fig. 2: Current-conveyor NIC application. but $$i_x=i_z$$ , so $$Z_{IN}=\frac{V_y}{i_x} \ , \eqno (7)$$ and $V_y = V_x/A(s)$ , so $$Z_{IN} = \frac{V_x}{i_x A(s)} \,, \tag{8}$$ and, since $Z_L = -V_x/i_x$ , $$Z_{IN} = -\frac{Z_L}{A(s)} = -Z_L \left( 1 + j \frac{\omega}{\omega_0} \right) . \tag{9}$$ For the circuit in Fig. 2, when $Z_L$ is a capacitor, the input impedance $Z_{IN}$ becomes a negative capacitance. In this case, (9) becomes $$Z_{IN} = \frac{j}{\omega C} \left( 1 + j \frac{\omega}{\omega_0} \right) = \frac{j}{\omega C} - \frac{1}{\omega_0 C} , \qquad (10)$$ where it is important to note that the resistive term arises from the frequency response of A(s), without any resistive Fig. 3: Current conveyor schematic. Fig. 4: Simulated magnitude (solid red curve) and phase (dotted blue curve) of A(s) for the current conveyor circuit. The phase is $-45^{\circ}$ at 42 MHz. components in the circuit. Q becomes $$Q = \left| \frac{\operatorname{Im}(Z_{IN})}{\operatorname{Re}(Z_{IN})} \right| = \frac{\frac{1}{\omega C}}{\frac{1}{\omega_0 C}} = \frac{\omega_0}{\omega}.$$ (11) Thus, the predicted Q of the negative capacitance circuit of Fig. 2 is Q=1 at the 3 dB frequency of A(s), when $\omega=\omega_0$ . ### III. SIMULATION RESULTS A CMOS current conveyor design is shown in Fig. 3 [9]. In this circuit, transistors M1-M5 provide bias, M6-M10 is the gain stage, and M11-M14 are current mirrors used to provide inputs X and Z. Conventional RC feedback compensation methods between pins Comp and X assure stability and control phase margin. The circuit of Fig. 2 was configured as a -52 pF negative capacitor using a 52 pF load for $Z_L$ , and then simulated in Agilent ADS. Fig. 4 shows the simulated magnitude (solid red curve) and phase (dotted blue curve) plots for A(s). The phase is $-45^{\circ}$ at approximately 42 MHz. Fig. 5 shows the simulated impedance, Fig. 5: Simulated impedance plots for the current conveyor circuit, with the reactance $\text{Im}(Z_{IN})$ in solid red and with resistance $\text{Re}(Z_{IN})$ in dotted blue. Fig. 6: Simulated Q plot for the current conveyor circuit. In this case, Q=1 at 42 MHz. with the reactance $\mathrm{Im}(Z_{IN})$ in solid red and with resistance $\mathrm{Re}(Z_{IN})$ in dotted blue. Clearly, the reactance is that of a negative capacitor at low frequency, with sign opposite that of a positive capacitor. Fig. 6 shows the simulated Q. As predicted, the resistance and reactance are of equal magnitude at 42 MHz, and the observed quality factor is Q=1. Thus, the frequency response of A(s) in the current conveyor is observed to induce the predicted resistive component in input impedance $Z_{IN}$ and predicted quality factor Q. ### IV. MEASUREMENT RESULTS The circuit from Fig. 3 was fabricated in a $0.5~\mu m$ CMOS process, and the fabricated circuit is shown in Fig. 7. The circuit's performance for a 52 pF external load for $Z_L$ was measured using a vector network analyzer. The measured gain (solid red curve) and phase (dotted blue curve) is shown in Fig. 8. The measured impedance is shown in Fig. 9 with the reactance $\text{Im}(Z_{IN})$ in solid red and with resistance $\text{Re}(Z_{IN})$ in dotted blue. The resulting Q is shown in Fig. 10. At 10.9 MHz, the measured quality factor is Q=1, and the measured phase is $-35.6^{\circ}$ , very near the predicted $-45^{\circ}$ Fig. 7: Photograph of current conveyor circuit with black box showing the location of the circuit. Fig. 8: Measured magnitude (solid red curve) and phase (dotted blue curve) of A(s) for the current conveyor circuit. The phase is $-45^{\circ}$ at 14 MHz. phase shift for Q=1. Package and printed circuit board parasitic capacitances and process variance are suspected to have contributed to the decreased bandwidth observed in the measured circuit, in addition to poles beyond the dominant pole in the simple model in (9). Nevertheless, the measured phase and measured Q correspond well with the predicted relationship of Q=1 at phase of $-45^{\circ}$ . # V. CONCLUSION A negative capacitor using a current conveyor was analyzed, simulated, fabricated in $0.5~\mu\mathrm{m}$ CMOS, and measured. The simulation and measurements show that the frequency response of the current conveyor has a direct influence on the parasitic resistance and Q of the circuit. Results show that when the phase of the gain stage is $-45^{\circ}$ in a first-order model, then Q=1 and the parasitic resistance will be of the same magnitude as the reactance. More generally, the frequency response of the current conveyor was shown to affect the parasitic resistance exhibited by the circuit. Fig. 9: Measured impedance of the current conveyor circuit, with the reactance $\text{Im}(Z_{IN})$ in solid red and with resistance $\text{Re}(Z_{IN})$ in dotted blue.. Fig. 10: Measured Q plot for the current conveyor. In this case, Q=1 at 10.9 MHz. # ACKNOWLEDGEMENT This material is based upon work supported by the National Science Foundation under Grant No. ECCS-1101939. ## REFERENCES - A. Sedra and G. Roberts, Current conveyor theory and practice, in Advances in Analog Integrated Circuit Design, C. Toumazou, F.J. Lidgey and D.G. Haigh (Editors). Peter Peregrinus Limited, London, England. pp. 93-126. 1990. - [2] A. Sedra and K. C. Smith, "A second generation current conveyor and its applications," *IEEE Trans. on Circuit Theory*, vol.17, no.1, pp. 132-134, Feb. 1970. - [3] A. Sedra, G. Roberts, and F. Gohh, "The current conveyor: history, progress and new results," *Circuits, Devices and Systems, IEE Proceedings G*, vol. 137, no. 2, pp. 78–87, 1990. - [4] I. Finvers, B. Maundy, I. Omole, and P. Aronhime, "On the design of CMOS current conveyors," *Canadian Journal of Electrical and Computer Engineering*, vol. 26, No. 1, pp. 35-39, January 2001. - [5] J. Linvill, "Transistor negative-impedance converters," *Proceedings of the IRE*, vol. 41, no. 6, pp. 725–729, 1953. - [6] A. Larky, "Negative-impedance converters," Circuit Theory, IRE Transactions on, vol. 4, no. 3, pp. 124–131, Sep. 1957. - [7] J. Popovic, A. Pavasovic, and D. Vasiljevic, "Low-power high bandwidth CMOS current conveyor," in *Microelectronics*, 1997. Proceedings., 1997 21st International Conference on, vol. 2, 1997, pp. 693–696 vol.2. - [8] S. E. Sussman-Fort, "Gyrator-based biquad filters and negative impedance converters for microwaves," *International Journal of RF and Microwave Computer-Aided Engineering*, vol. 8, no. 2, pp. 86–101, 1998. - [9] V. S. Kshatri, J. M. C. Covington, J. W. Shehan, T. P. Weldon, and R. S. Adams, "Comparison of CMOS current conveyor circuits for non-Foster applications," *SoutheastCon, Proceedings of IEEE*, pp. 1–4, 4-7 April 2013.